EV71YEM4CL1014-BA0入庫物流
    發布者:lingliang  發布時間:2023-02-03 16:45:55  訪問次數:139

          Label Description Min Typ Max ti Integration time duration 5 μs – – td1 TRIG2 rising to integration period start delay – 100 ns – td2 TRIG1 rising to integration period stop delay – 1.3 μs – tt Integration period stop to read-out start delay – 1 μs – th TRIG1 and TRG2 hold time (pulse high duration) 1 μs – –

           Output Data Timing This timing corresponds to the input data of the Camera Link interface. The camera output data are not detailed here because fully compliant with the Camera Link standard (serial high-speed interface). Table 8-4. Trigger and Integration Time Controlled by Two Inputs Label Description Min Typ Max ti Integration time duration 5 μs – – td1 TRIG2 rising to integration period start delay – 100 ns – td2 TRIG1 rising to integration period stop delay – 1.3 μs – tt Integration period stop to read-out start delay – 1 μs – th TRIG1 and TRG2 hold time (pulse high duration) 1 μs – – td1 td2 ti tt Integration N Integration N+1 Readout N-1 Readout N TRIG1 TRIG2 Table 8-5. Output Data Timing Label Description Min Typ Max tp Input falling edge to output clock propagation delay – 7 ns – td STROBE to synchronized signals delay -5 ns – +5 ns

          : CLK_IN input frequency must be in the range 5 to 60 MHz. Out of this range, the performances may be decreased. In case of multi-cameras synchronization (means more than one camera on one acquisition board): 

         ? the "master" camera will provide DATA, STROBE and LVAL signals to the acquisition board. The others will only provide DATA.

         ? the external clock CLK_IN must be input on each cameras to guaranty perfect data synchronization. 

         ? the trigger(s) input (TRIG1 and/or TRIG2) must be input on each cameras. It is recommended to synchronize the rising edge of these signals on the CLK_IN falling edge. 

         ? cables must be balanced between each cameras (same quality, same length) to ensure perfect cameras synchronization. 

         ? the CLK_IN frequency must be equal to the two CCD register frequency. It means that the user shall use either H=2 (2 taps at CLK_IN data rate) or H=10 (1 tap at 2xCLK_IN data rate). Using H=1 clock mode will provide LVAL jitter on the "slave" camera. 

        ? Only "triggered and integration time controlled" (M=3 or M=4) can be used. These modes ensure perfect readout phase starting for each cameras

        Power Supply It is recommended to insert a 1A fuse between the power supply and the camera. I = input, O = output, I/O = bidirectional signal, P = power/ground, NC = not connected 9.2 Camera Control The Camera Link interface provides four LVDS signals dedicated to camera control (CC1 to CC4). On the AViiVA, three of them are used to synchronize the camera on external events. I = input, O = output, I/O = bidirectional signal, P = power/ground, NC = not connected Note: CC3 is not used. 9.3 Video Data Data and enable signals are provided on the Camera Link interface. I = input, O = output, I/O = bidirectional signal, P = power/ground, NC = not connected Table 9-1. Power Supply Signal Name I/O Type Description PWR P – DC power input: +12V to +24V (±0.5V) GND P – Electrical and Mech

    免責聲明:線纜網轉載作品均注明出處,本網未注明出處和轉載的,是出于傳遞更多信息之目的,并不意味 著贊同其觀點或證實其內容的真實性。如轉載作品侵犯作者署名權,或有其他諸如版權、肖像權、知識產權等方面的傷害,并非本網故意為之,在接到相關權利人通知后將立即加以更正。聯系電話:0571-87774297。
0571-87774297  
主站蜘蛛池模板: 最近中文字幕mv图| 男人桶女人30分钟完整试看| 国产精品9999久久久久仙踪林 | 中文字幕久精品免费视频| 欧洲吸奶大片在线看| 亚洲欧洲日本国产| 特级精品毛片免费观看| 免费观看四虎精品国产永久| 色在线免费视频| 国产又黄又刺激又爽视频黄| 五月开心激情网| 国产精品多人p群无码| 97人妻无码一区二区精品免费| 女人l8毛片a一级毛片| 三级三级久久三级久久| 无码一区二区三区在线观看| 久久精品午夜一区二区福利| 杨幂下面好紧好湿好爽| 亚洲变态另类一区二区三区| 欧美超强性xxxxx| 人妻影音先锋啪啪av资源| 粗大挺进尤物人妻中文字幕| 午夜毛片不卡高清免费| 美女黄色一级毛片| 国产99久9在线视频| 色婷婷久久综合中文网站| 国产亚洲欧美日韩俺去了| 香蕉视频在线观看免费| 国产性生活大片| 91精品成人福利在线播放| 国产日韩精品欧美一区| 欧美性巨大欧美| 国产日韩精品欧美一区喷水 | 国产乱码一区二区三区四| 国产熟女乱子视频正在播放| 手机看片国产免费永久| 国产精品伦理一二三区伦理| 1024手机基地在线看手机| 国产精品女人呻吟在线观看| 18禁美女黄网站色大片免费观看| 国产精品美女久久久久|